From 200d15479c0bc48471ee7b8e538ce33af990f82e Mon Sep 17 00:00:00 2001 From: Stefan Kristiansson Date: Thu, 17 Jul 2014 22:09:10 +0300 Subject: add or1k (OpenRISC 1000) architecture port With the exception of a fenv implementation, the port is fully featured. The port has been tested in or1ksim, the golden reference functional simulator for OpenRISC 1000. It passes all libc-test tests (except the math tests that requires a fenv implementation). The port assumes an or1k implementation that has support for atomic instructions (l.lwa/l.swa). Although it passes all the libc-test tests, the port is still in an experimental state, and has yet experienced very little 'real-world' use. --- arch/or1k/bits/ipc.h | 13 +++++++++++++ 1 file changed, 13 insertions(+) create mode 100644 arch/or1k/bits/ipc.h (limited to 'arch/or1k/bits/ipc.h') diff --git a/arch/or1k/bits/ipc.h b/arch/or1k/bits/ipc.h new file mode 100644 index 00000000..3d894e30 --- /dev/null +++ b/arch/or1k/bits/ipc.h @@ -0,0 +1,13 @@ +struct ipc_perm { + key_t __ipc_perm_key; + uid_t uid; + gid_t gid; + uid_t cuid; + gid_t cgid; + mode_t mode; + int __ipc_perm_seq; + long __pad1; + long __pad2; +}; + +#define IPC_64 0 -- cgit v1.2.1